

# ASM1061 Data Sheet

PCI Express 2.0 to SATA 6Gbps Controller

#### **Copyright Notice:**

Copyright © 2008, ASMedia TECHNOLOGY INC. All Rights Reserved.

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH PRODUCTS OF ASMEDIA TECHNOLOGY INC. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN ASMEDIA'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, ASMEDIA ASSUMES NO LIABILITY WHATSOEVER, AND ASMEDIA DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF ASMEDIA PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

Products of ASMEDIA TECHNOLOGY INC. are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility applications.

ASMedia may make changes to specifications and product descriptions at any time, without notice.

ASMedia TECHNOLOGY INC. may have patents or pending patent applications, trademarks, copyrights, or other intellectual property rights that relate to the presented subject matter. The furnishing of documents and other materials and information does not provide any license, express or implied, by estoppel or otherwise, to any such patents, trademarks, copyrights, or other intellectual property rights.

Contact your local ASMedia sales office or your agent to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other ASMedia literature may be obtained by calling +886-2-22196088 or by visiting ASMedia's website at www.asmedia.com.tw.

ASMedia and ASMedia logo are trademarks or registered trademarks of ASMedia TECHNOLOGY INC. in Taiwan and other countries.

#### © 2008 祥碩科技股份有限公司,著作權所有,並保留一切權利

本文資料為與祥碩科技股份有限公司之產品相關。本文並未明示或默示授權任何智慧財產權予第三人。除在祥碩科技股份有限公司對該產品提供的買賣條款及條件以外,祥碩科技股份有限公司免於擔負任何責任,且不對產品的買賣及使用做任何明示或默示的保證,包含產品適於特殊使用目的、以及產品不侵害任何專利權、著作權或其他智慧財產權。祥碩科技股份有限公司之產品不用於醫療的、救助生命的、生命維持的、安全控管系統或核子設施等用途之上。

祥碩科技股份有限公司可隨時不經通知,逕行增訂或修改產品規格及描述。

本文之相關專利權、申請中之專利權、商標權、著作權及其餘智慧財產權均屬祥碩科技股份有限公司所有。本文及其他資訊並未明示或默示的提供任何專利、商標、著作權及其餘智慧財產權之授權。

請於下產品訂單前先聯絡當地的祥碩科技銷售處或代理商以取得最新的產品規格書。

本文提及之有訂單號碼之文件或其他詳細資料可參閱祥碩科技網站 www.asmedia.com.tw 或撥打+886-2-22196088

ASMEDIA 和 ASMEDIA 商標均為祥碩科技股份有限公司在台灣和其他國家的註冊商標或商標。

#### Office:

ASMedia Technology, Inc. 6F, No.115, Minquan Rd., Xindian City, Taipei County 231, Taiwan, R.O.C. http://www.asmedia.com.tw

Tel: 886-2-2219-6088 Fax: 886-2-2219-6080



Environmentally hazardous materials are not used in this product.



## **Revision History**

| Rev. | Date           | Description                                                      |
|------|----------------|------------------------------------------------------------------|
| 0.1  | June 11, 2010  | Initial Release                                                  |
| 0.2  | June 21, 2011  | Update the dimension of package                                  |
| 0.3  | Nov. 24, 2010  | Change internal regulator status to TBD Change 1.2V to 1.25V     |
| 0.4  | Dec. 22, 2010  | Remove TBD description for internal regulator Update XTAL Spec.  |
| 1.0  | Feb. 9, 2011   | Formal Release                                                   |
| 1.1  | Feb. 11, 2011  | Update the Crystal electrical spec.                              |
| 1.2  | Feb. 14, 2011  | Add Top Marking information                                      |
| 1.3  | March.28, 2011 | Update the electrical spec of PCI Express CLK                    |
| 1.4  | Aug. 16, 2011  | Add the maximum Tc spec Add the timing spec of power on sequence |
| 1.5  | Aug. 22, 2011  | Update the timing spec of power on sequence                      |
| 1.6  | Oct. 4, 2011   | Update the case temperature and Power Supply specification       |
| 1.7  | Dec. 12, 2011  | Add the electrical spec of internal switching regulator spec     |
| 1.8  | April 16, 2012 | Update the electrical spec of operating case temperature         |



## **Table of Contents**

| Revision History                                      | iii |
|-------------------------------------------------------|-----|
| Table of Contents                                     | iv  |
| List of Figures                                       | v   |
| 1. General Description                                | 7   |
| 2. Features                                           | 7   |
| Package Type                                          | 7   |
| 3. Functional Diagram                                 | 8   |
| 4. Pinout Diagrams                                    | 9   |
| 5. Pin Descriptions                                   | 10  |
| PCI Express Interface                                 | 10  |
| SPI Interface                                         | 10  |
| SATA Interface                                        | 10  |
| MISC Interface                                        | _   |
| Power and Ground                                      | 11  |
| Strapping Table                                       | 11  |
| 6 Electrical Characteristics                          |     |
| 6.1 Absolute Maximum Ratings                          |     |
| 6.2 Recommended Operating Conditions                  | 12  |
| 6.3 AC/DC Characteristics                             |     |
| Digital Pin Specification                             | 12  |
| PCI Express Electrical Specification                  |     |
| PCI Express Differential Reference Clock Input Ranges | 14  |
| Crystal Electrical Specification                      |     |
| Clock Oscillator Electrical Specification             | 16  |
| Reference Resistor Requirement                        | 16  |
| 7. Timing Diagram                                     | 17  |
| Power On Sequence Timing Specification                | 17  |
| 8. Package Information                                | 18  |



## **List of Figures**

| Figure 1: | Functional Diagram                 | Q  |
|-----------|------------------------------------|----|
|           |                                    |    |
|           | ASM1061 pinout                     |    |
| _         | Differential Crystal Design        |    |
| Figure 4: | Power On Sequence                  | 17 |
| Figure 5: | Mechanical Specification – QFN 48L | 18 |



This page is intentionally left blank.



### 1. General Description

Engaged in High Speed I/O solution development, Asmedia Technology is committed to enlarging product portfolio with introducing PCI Express Products. The ASM1061, X1 PCI Express Gen2 to two-ports Serial ATA Controller, enables Serial ATA PHY up to 6Gbps high speed interface, following Serial ATA Revision 3.0 Specification.

#### 2. Features

#### **General Features**

- Option Rom support through 64K Byte SPI flash
- 20MHz external crystal
- Integrated 3.3V to 1.25V switch regulator
- 3.3V and 1.25V Power Supply
- Industry Specifications Compliance:

PCI Express Base Specification Rev. 2.0 PCI Express Card Electromechanical Rev. 2.0 Serial ATA AHCI Spec. Rev.1.3 Serial ATA Revision 3.0

- 7mmx7mm 48-pin QFN package
- Green Package with RoHs Compliance

#### **PCI Express Features**

- One lane PCI Express for 2.5 and 5GHz signaling
- Single virtual channel
- SSC support
- ECRC and Advanced Error Reporting capability
- 100MHz differential PCI Express reference clock in
- Maximum Payload up to 128 bytes

#### **Serial ATA Features**

- 2 ports Serial ATA PHY for 1.5, 3.0 and 6.0GHz signaling
- Support IDE/AHCI mode
- Support Native Command Queue (NCQ)
- Support Gen1m and Gen2m SATA PHY
- Support Port Multiplier

### Package Type

♦ OFN 48L



## 3. Functional Diagram



Figure 1: Functional Diagram



### 4. Pinout Diagrams



Figure 2: ASM1061 pinout



### 5. Pin Descriptions

This section provides a detailed description of each signal. The following notations are used to describe the signal type.

| I/O Type | Definition         |
|----------|--------------------|
| I        | Input pin          |
| 0        | Output pin         |
| В        | Bi-directional pin |
| Di       | Differential pin   |
| Р        | Power pin          |
| G        | Ground pin         |
| OD       | Open Drain         |
| PU       | Internal Pull Up   |
| PD       | Internal Pull Down |

### **PCI Express Interface**

| Pin No. | Name   | TYPE  | Descriptions                                                      |
|---------|--------|-------|-------------------------------------------------------------------|
| 31      | PRXP   | DiI   | PCI Express Differential Receive Signal +                         |
| 32      | PRXN   | DiI   | PCI Express Differential Receive Signal -                         |
| 34      | PTXP   | DiO   | PCI Express Differential Transmit Signal +                        |
| 35      | PTXN   | DiO   | PCI Express Differential Transmit Signal -                        |
| 37      | PREXT  | Р     | External Reference Resistor with 12.1K ohm to GND for PCI Express |
| 26      | PECLKP | DiI   | PCI Express Differential Clock Signal+                            |
| 27      | PECLKN | DiI   | PCI Express Differential Clock Signal-                            |
| 45      | PERST# | I, PU | PCI Express Reset                                                 |

#### **SPI Interface**

| Pin No. | Name    | TYPE Descriptions                                |                                            |  |  |
|---------|---------|--------------------------------------------------|--------------------------------------------|--|--|
| 38      | SPI_CLK | O, PU Clock of Serial Peripheral Interface       |                                            |  |  |
| 39      | SPI_DO  | O, PU                                            | Data Output of Serial Peripheral Interface |  |  |
| 40      | SPI_CS# | O, PU Chip Select of Serial Peripheral Interface |                                            |  |  |
| 41      | SPI_DI  | I, PU                                            | Data Input of Serial Peripheral Interface  |  |  |

#### **SATA Interface**

| Pin No. | Name   | TYPE                                  | Descriptions                                                 |  |
|---------|--------|---------------------------------------|--------------------------------------------------------------|--|
| 24      | SRXP_A | DiI                                   | SATA Receive Signal + for Port A                             |  |
| 23      | SRXN_A | DiI                                   | SATA Receive Signal - for Port A                             |  |
| 21      | STXN_A | DiO                                   | SATA Transmit Signal - for Port A                            |  |
| 20      | STXP_A | DiO                                   | SATA Transmit Signal + for Port A                            |  |
| 13      | SRXP_B | DiO                                   | DiO SATA Receive Signal + for Port B                         |  |
| 14      | SRXN_B | DiO                                   | DiO SATA Receive Signal - for Port B                         |  |
| 16      | STXN_B | DiI SATA Transmit Signal - for Port B |                                                              |  |
| 17      | STXP_B | DiI SATA Transmit Signal + for Port B |                                                              |  |
| 18      | SREXT  | P                                     | P External Reference Resistor with 12.1K ohm to GND for SATA |  |
| 28      | XO     | 0                                     | 20MHz Crystal Output                                         |  |
| 29      | XI     | I                                     | 20MHz Crystal Input                                          |  |

#### **MISC Interface**

| Pin No. | Name   | TYPE Descriptions |                                                                                                 |
|---------|--------|-------------------|-------------------------------------------------------------------------------------------------|
| 1       | VSSPWM | G                 | Internal Switching Regulator Ground                                                             |
| 2       | EXTL   | Р                 | Internal Switching Regulator Output.  Need to connect a external Inductor. Please reference the |



| Pin No. | Name     | TYPE  | Descriptions                              |  |
|---------|----------|-------|-------------------------------------------|--|
|         |          |       | demo circuit for the details.             |  |
| 3       | VCC33IN  | Р     | Internal Switching Regulator Power Supply |  |
| 4       | GPIO0    | B, PU | Gerenal Purpose I/O 0                     |  |
| 5       | GPIO1    | B, PU | Gerenal Purpose I/O 1                     |  |
| 6       | GPIO2    | B, PU | Gerenal Purpose I/O 2                     |  |
| 46      | LED      | 0     | SATA/PATA Port Access LED Indecator       |  |
| 47      | TESTMODE | I, PD | Test Mode Enable                          |  |

#### **Power and Ground**

| Pin No.       | Name   | TYPE | Descriptions                       |
|---------------|--------|------|------------------------------------|
| 8, 10, 42     | GND    | G    | Common Ground                      |
| 15, 22, 33    | GNDA   | G    | Analog Ground                      |
| 9, 44         | VCC33  | Р    | 3.3V IO Power                      |
| 7, 11, 43, 48 | VCC12  | Р    | 1.25V Core Power                   |
| 19            | VCC33S | Р    | 3.3V Analog Power for SATA PHY     |
| 12, 25        | VDD12S | Р    | 1.25V Analog Power for SATA PHY    |
| 36            | VCC33P | Р    | 3.3V Analog Power for PCI Express  |
| 30            | VDD12P | Р    | 1.25V Analog Power for PCI Express |

### **Strapping Table**

| Strapping | for Spin-up | Control of | SATA Drives |
|-----------|-------------|------------|-------------|
|           |             |            |             |

| Strapping for Spin-up Control of SATA Drives |                                |  |  |  |  |
|----------------------------------------------|--------------------------------|--|--|--|--|
| SPI_DO                                       | Function Description           |  |  |  |  |
| 1                                            | Spinup controlled by register. |  |  |  |  |
| 0                                            | Spinup immediately             |  |  |  |  |



#### **6 Electrical Characteristics**

### **6.1 Absolute Maximum Ratings**

| Parameter              | Range       | Unit |
|------------------------|-------------|------|
| Power Supply for 1.25V | -0.5 ~ +1.6 | V    |
| Power Supply for 3.3V  | -0.5 ~ +4.5 | V    |
| DC Input Voltage       | -0.5 ~ +4.5 | V    |
| Output Voltage         | -0.5 ~ +4.5 | V    |
| Storage Temperature    | -65 ~ 150   | °C   |

### **6.2 Recommended Operating Conditions**

| Symbols               | Parameter                      | Min. | Тур. | Max. | Units | Remark |
|-----------------------|--------------------------------|------|------|------|-------|--------|
| VCC33, VCC33S, VCC33P | 3.3V Normal Power Supply       | 3.0  | 3.3  | 3.6  | V     |        |
| VCC12, VDD12S, VDD12P | 1.25V Normal Power Supply      | 1.20 | 1.25 | 1.30 | V     |        |
| Tj                    | Operating Junction Temperature | 0    | 25   | 120  | oC.   |        |
| Tc                    | Opertating Case Temperature    |      | 25   | 85   | °C    |        |

#### 6.3 AC/DC Characteristics

#### **Digital Pin Specification**

| Symbols | Parameter Parameter | Min. | Тур. | Max. | Units | Remark |
|---------|---------------------|------|------|------|-------|--------|
| VIH     | Input High Level    | 2.0  |      |      | V     |        |
| VIL     | Input Low Level     |      |      | 0.8  | V     |        |
| Ileak   | Input Leakage Level |      |      | 10   | uA    |        |
| VOH     | Output High Level   | 2.4  |      |      | V     |        |
| VOL     | Output Low Level    |      |      | 0.5  | V     |        |

### **PCI Express Electrical Specification**

(Refer to PCI Express Base Specification Rev. 2.0)

**Differential Transmitter Output Ranges** 

| Symbols                      | Parameter                                                 |     | 2.5GT/s | 5GT/s    | Unit | Remark               |
|------------------------------|-----------------------------------------------------------|-----|---------|----------|------|----------------------|
| UI                           | Unit Intonval                                             | Min | 399.88  | 199.94   | nc   | 300 ppm witout SSC   |
| UI                           | Unit Interval                                             | Max | 400.12  | 200.06   | ps   | 300 ppiii witout 35C |
| V                            | Differential p-p Tx voltage swing                         | Min | 0.8     | 0.8      | V    |                      |
| V <sub>TX-DIFF-PP</sub>      | Differential p-p 1x voltage swiftg                        | Max | 1.2     | 1.2      | V    |                      |
| V <sub>TX-DIFF-PP-LO</sub>   | Low Power differential p-p Tx                             | Min | 0.4     | 0.4      | V    |                      |
| w                            | voltage swing                                             | Max | 1.2     | 1.2      | v    |                      |
| V <sub>TX-DE-RATIO-3</sub> . | Tx de-emphasis level ratio                                | Min | 3.0     | 3.0      | dB   |                      |
| 5dB                          | 1x de-emphasis lever rado                                 | Max | 4.0     | 4.0      | uБ   |                      |
| V <sub>TX-DE-RATIO-6</sub>   | Tx de-emphasis level ratio                                | Min | N/A     | 5.5      | dB   |                      |
| dB                           | 1x de-emphasis lever rado                                 | Max | N/A     | 6.5      | uБ   |                      |
| $V_{TX-CM-AC-PP}$            | Tx AC common mode voltage                                 | Max | 20 mV   | 100 mVPP |      |                      |
|                              | Transmitter DC common mode                                | Min | 0       | 0        | V    |                      |
| V <sub>TX-DC-CM</sub>        | voltage                                                   | Max | 3.6     | 3.6      | V    |                      |
| V <sub>TX-CM-DC-ACTI</sub>   | Absolute Delta of DC Common<br>Mode Voltage during L0 and | Min | 0       | 0        | mV   |                      |
| VE-IDLE-DELTA                | Electrical idle                                           | Max | 100     | 100      |      |                      |
| V <sub>TX-CM-DC-LINE</sub>   | Absolute Delta of DC Common                               | Min | 0       | 0        | mV   |                      |
| -DELTA                       | mode voltage between D+ and                               | Max | 25      | 25       | IIIV |                      |





| Symbols                                   | Parameter                                                                      |            | 2.5GT/s          | 5GT/s            | Unit | Remark |
|-------------------------------------------|--------------------------------------------------------------------------------|------------|------------------|------------------|------|--------|
|                                           | D-                                                                             |            |                  |                  |      |        |
| V <sub>TX-IDLE-DIFF-A</sub>               | Electrical idle Differential Peak                                              | Min        | 0                | 0                | mV   |        |
| С-р                                       | Output Voltage                                                                 | Max        | 20               | 20               |      |        |
| V <sub>TX-IDLE-DIFF-D</sub>               | DC Electrical Idle Differential                                                | Min        | Not              | <u>0</u><br>5    | mV   |        |
| С                                         | Output Voltage                                                                 | Max        | Specified        | 5                |      |        |
| V <sub>TX-RCV-DETECT</sub>                | The amount of voltage change allowed during Receiver Detection                 | Max        | 600              | 600              | mV   |        |
| Стх                                       | AC Coupling Capacitor                                                          | Min<br>Max | 75<br>200        | 75<br>200        | nF   |        |
| I <sub>TX-SHORT</sub>                     | Transmitter Short-Circuit<br>Current Limit                                     | Max        | 90               | 90               | mA   |        |
| _                                         |                                                                                | Min        | 80               |                  |      |        |
| Z <sub>TX-DIFF-DC</sub>                   | DC Differential Tx impedance                                                   | Max        | 120              | 120              | Ω    |        |
| T <sub>MIN-PULSE</sub>                    | Instantaneous lone pulse width                                                 | Min        | Not<br>Specified | 0.9              | UI   |        |
| T <sub>TX-EYE</sub>                       | Transmitter Eye including all jitter sources                                   | Min        | 0.75             | 0.75             | UI   |        |
| T <sub>TX-EYE-MEDIAN</sub> -to-MAX-JITTER | Maximum time between the jitter median and max deviation from the median       | Max        | 0.125            | Not<br>Specified | UI   |        |
| T <sub>TX-HF-DJ-DD</sub>                  | Tx deterministic jitter >1.5MHz                                                | Max        | Not<br>Specified | 0.15             | UI   |        |
| T <sub>TX-LF-RMS</sub>                    | Tx RMS jitter <1.5MHz                                                          |            | Not<br>Specified | 3.0              | ps   |        |
| T <sub>TX-RISE-FALL</sub>                 | Transmitter rise and fall time                                                 | Min        | 0.125            | 0.15             | UI   |        |
| T <sub>RF-MISMATCH</sub>                  | Tx rise/fall mismatch                                                          | Max        | Not<br>Specified | 0.1              | UI   |        |
| T <sub>TX-IDLE-MIN</sub>                  | Minimum time spent in Electrical Idle                                          | Min        | 20               | 20               | ns   |        |
| T <sub>TX-IDLE-SET-TO</sub>               | Maximum time to transition to a valid Electrical Idle after sending an EIOS    | Max        | 8                | 8                | ns   |        |
| T <sub>TX-IDLE-TO-DIF</sub><br>F-DATA     | Maximum time to transition to valid diff signing after leaving Electrical Idle | Max        | 8                | 8                | ns   |        |
| T <sub>CROSSLINK</sub>                    | Crosslink random timeout                                                       | Max        | 1.0              | 1.0              | ms   |        |
| L <sub>TX-SKEW</sub>                      | Lane-to-Lane Output Skew                                                       | Max        | 500ps +<br>2UI   | 500ps +<br>4UI   | ps   |        |
| BW <sub>TX-PLL</sub>                      | Maximum Tx PLL bandwidth                                                       | Max        | 22               | 16               | MHz  |        |
| BW <sub>TX-PLL-LO-3</sub>                 | Minimum Tx PLL BW for 3dB peaking                                              | Min        | 1.5              | 8                | MHz  |        |
| BW <sub>TX-PLL-LO-1</sub>                 | Minimum Tx PLL BW for 1dB peaking                                              | Min        | Not<br>Specified | 5                | MHz  |        |
| PKG <sub>TX-PLL1</sub>                    | Tx PLL peaking with 8MHz min BW                                                | Max        | Not<br>Specified | 3.0              | dB   |        |
| PKG <sub>TX-PLL2</sub>                    | Tx PLL peaking with 5MHz min BW                                                | Max        | Not<br>Specified | 1.0              | dB   |        |
| RL <sub>TX-DIFF</sub>                     | Tx package plus Si differential return loss                                    | Min        | 10               | 10               | dB   |        |
| RL <sub>TX-CM</sub>                       | Tx package plus Si common mode return loss                                     | Mn         | 6                | 6                | dB   |        |

**Differential Receiver Input Ranges** 

| J                          | modernor impar manges           |     |                          |                     |      |                    |
|----------------------------|---------------------------------|-----|--------------------------|---------------------|------|--------------------|
| Symbols                    | Parameter                       |     | 2.5GT/s                  | 5GT/s               | Unit | Remark             |
| UI                         | Unit Interval                   | Min | 399.88                   | 199.94              | nc   | 300 ppm witout SSC |
| OI .                       | Offic Tricerval                 | Max | 400.12 200.06 ps 300 ppm | 300 ppin witout 33C |      |                    |
| V                          | Differential p-p Rx voltage for | Min | 0.175                    | 0.120               | W    |                    |
| V <sub>RX-DIFF-PP-CC</sub> | common Refclk Rx architecture   | Max | 1.2                      | 1.2                 | v    |                    |



| Symbols                                    | Parameter                                                                |            | 2.5GT/s          | 5GT/s            | Unit | Remark |
|--------------------------------------------|--------------------------------------------------------------------------|------------|------------------|------------------|------|--------|
| V <sub>RX-DIFF-PP-DC</sub>                 | Differential p-p Rx voltage for                                          | Min        | 0.175            | 0.100            | V    |        |
| ▼RX-DIFF-PP-DC                             | data clocked Rx architecture                                             | Max        | 1.2              | 1.2              | v    |        |
| V <sub>RX-MAX-MIN-R</sub>                  | Min/max pulse voltage on consecutive UI                                  | Max        | Not<br>Specified | 5                |      |        |
| V <sub>RX-CM-AC-P</sub>                    | Rx AC common mode voltage                                                | Max        | 150              | 150              | mVP  |        |
| V <sub>RX-IDLE-DET-D</sub>                 | Electrical Idle Detect Threshold                                         | Min        | 65               | 65               | mV   |        |
| IFFp                                       |                                                                          | Max        | 175              | 175              | 1114 |        |
| Z <sub>RX-DC</sub>                         | Receiver DC signle ended                                                 | Min        | 40               | 40               | Ω    |        |
| -RX-DC                                     | impedance                                                                | Max        | 60               | 60               |      |        |
| Z <sub>RX-DIFF-DC</sub>                    | DC Differential Rx impedance                                             | Min<br>Max | 80<br>120        | Not<br>Specified | Ω    |        |
| Z <sub>RX-HIGH-IMP-D</sub><br>c-pos        | DC input CM input impedance<br>for V>0 during Reset or power<br>down     | Min        | 50K              | 50K              | Ω    |        |
| <b>Z</b> <sub>RX-HIGH-IMP-D</sub><br>C-NEG | DC input CM input impedance<br>for V<0 during Reset or power<br>down     | Min        | 1.0K             | 1.0K             | Ω    |        |
| T <sub>RX-MIN-PULSE</sub>                  | Minimum width pulse at Rx                                                | Min        | Not<br>Specified | 0.6              | UI   |        |
| T <sub>RX-EYE</sub>                        | Receiver eye time opening                                                | Min        | 0.4              | N/A              | UI   |        |
| T <sub>RX-TJ-CC</sub>                      | Maximum Rx inherent timing error                                         | Max        | N/A              | 0.4              | UI   |        |
| T <sub>RX-TJ-DC</sub>                      | Maximum Rx inherent timing error                                         | Max        | N/A              | 0.34             | UI   |        |
| T <sub>RX-DJ-DD-CC</sub>                   | Maximum Rx inherent deterministic timing error                           | Max        | N/A              | 0.3              | UI   |        |
| T <sub>RX-DJ-DD-DC</sub>                   | Maximum Rx inherent deterministic timing error                           | Max        | N/A              | 0.24             | UI   |        |
| T <sub>RX-EYE-MEDIAN</sub> -to-MAX-JITTER  | Maximum time delta between median and deviation from the median          | Max        | 0.3              | Not<br>Specified | UI   |        |
| T <sub>RX-IDLE-DET-DI</sub>                | Unexpected Electrical Idle Enter<br>Detect Threshold Integration<br>Time | Max        | 10               | 10               | ns   |        |
| L <sub>RX-SKEW</sub>                       | Lane-to-Lane Skew                                                        | Max        | 20               | 8                | ns   |        |
| BW <sub>RX-PLL-HI</sub>                    | Maximum Rx PLL bandwidth                                                 | Max        | 22               | 16               | MHz  |        |
| BW <sub>RX-PLL-LO-3</sub>                  | Minimum Rx PLL BW for 3dB peaking                                        | Min        | 1.5              | 8                | MHz  |        |
| BW <sub>RX-PLL-LO-1</sub>                  | Minimum Rx PLL BW for 1dB peaking                                        | Min        | Not<br>Specified | 5                | MHz  |        |
| PKG <sub>RX-PLL1</sub>                     | Rx PLL peaking with 8MHz min<br>BW                                       | Max        | Not<br>Specified | 3.0              | dB   |        |
| PKG <sub>RX-PLL2</sub>                     | Rx PLL peaking with 5MHz min<br>BW                                       | Max        | Not<br>Specified | 1.0              | dB   |        |
| RL <sub>RX-DIFF</sub>                      | Rx package plus Si differential return loss                              | Min        | 10               | 10               | dB   |        |
| RL <sub>RX-CM</sub>                        | Common mode Rx return loss                                               | Mn         | 6                | 6                | dB   |        |

## **PCI Express Differential Reference Clock Input Ranges**

| •                    |                                                                                                                         |     | -   | _    |      |        |
|----------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|--------|
| Symbols              | Parameter                                                                                                               | Min | Тур | Max  | Unit | Remark |
| F <sub>IN-DIFF</sub> | The input frequency is 100 MHz + 300 ppm and max. – 5000 including SSC-dictated variations Differential input frequency |     | 100 |      | MHz  |        |
|                      | Rising Edge Rate                                                                                                        | 0.6 |     | 4.0  | V/ns |        |
|                      | Falling Edge Rate                                                                                                       | 0.6 |     | 4.0  | V/ns |        |
| V <sub>IH</sub>      | Differential Input High Voltage                                                                                         | 150 |     |      | mV   |        |
| V <sub>IL</sub>      | Differential Input Low Voltage                                                                                          |     |     | -150 | mV   |        |



| Symbols                  | Parameter                                                          | Min   | Тур | Max    | Unit | Remark |
|--------------------------|--------------------------------------------------------------------|-------|-----|--------|------|--------|
| V <sub>CROSS</sub>       | Absolute crossing point voltage                                    | 250   |     | 550    | mV   |        |
| V <sub>CROSS-DELTA</sub> | Variation of VCROSS over all rising clock edges                    |       |     | 140    | mV   |        |
| $V_{RB}$                 | Ring-back Voltage Margin                                           | -100  |     | 100    | mV   |        |
| T <sub>STABLE</sub>      | Time before V <sub>RB</sub> is allowed                             | 500   |     |        | ps   |        |
| T <sub>PERIOD-AVG</sub>  | Average Clock Period Accuracy                                      | -300  |     | 2800   | ppm  |        |
| T <sub>PERIOD-ABS</sub>  | Absolute Period (including Jitter and Spread Spectrum)             | 9.847 |     | 10.203 | ns   |        |
| T <sub>CC-JITTER</sub>   | Cycle to Cycle Jitter                                              |       |     | 150    | ps   |        |
| V <sub>MAX</sub>         | Absolute Max input voltage                                         |       |     | 1.15   | V    |        |
| V <sub>MIN</sub>         | Absolute Min input voltage                                         |       |     | -0.3   | V    |        |
|                          | Duty Cycle                                                         | 40    |     | 60     | %    |        |
| R/F<br>Matching          | Rising edge rate (REFCLK+) to Falling edge rate (REFCLK-) matching |       |     | 20     | %    |        |
| Z <sub>C-DC</sub>        | Clock source DC impedance                                          | 40    |     | 60     | Ω    |        |

### **Crystal Electrical Specification**

Note: please refer to the figure 3

| Symbol          | Parameter                                  | Min. | Тур | Max. | Unit |
|-----------------|--------------------------------------------|------|-----|------|------|
| <b>f</b> xtal   | Frequency                                  |      | 20  |      | MHz  |
| ∆ <b>f</b> xtal | Long Term Stability (at 25 <sup>0</sup> C) | -30  |     | 30   | ppm  |
| Tc              | Temperature Stability                      | -30  |     | 30   | ppm  |
| FA              | Aging                                      | -5   |     | 5    | ppm  |
| CL              | Load Capacitance (Single-end mode)         |      | 20  |      | pF   |
| C <sub>0</sub>  | Shunt Capacitance                          | 1    | 3   | 7    | pF   |



Figure 3: Differential Crystal Design



### **Clock Oscillator Electrical Specification**

Note: please refer to the figure 3

| Symbol       | Parameter                                                                       | Min. | Тур | Max. | Unit |
|--------------|---------------------------------------------------------------------------------|------|-----|------|------|
| <b>f</b> clk | Frequency                                                                       |      | 20  |      | MHz  |
| ∆fак         | Long Term Stability (all condition)                                             | -150 |     | 150  | ppm  |
| Cx           | External Load Capacitance (Differential mode)                                   |      | 10  |      | pF   |
| СтотаL       | Total External Equivalent Capacitance from XI pin to XO pin (Differential mode) | 12   | 14  | 20   | Pf   |
| RTOTAL       | Total External Equivalent Series Resistance from XI pin to XO pin               |      |     | 60   | Ω    |

### **Exteranl Reference Resistor Spec Requirement**

| Parameter                              | Min. | Тур.  | Max. | Units |
|----------------------------------------|------|-------|------|-------|
| PREXT PCIE External Reference Resistor |      | 12.1K |      | Ohm   |
| SREXT SATA External Reference Resistor |      | 12.1K |      | Ohm   |

### **Internal Switching Regulator Spec Requirement**

| Symbol             | Parameter                             | Min. | Тур  | Max. | Unit |
|--------------------|---------------------------------------|------|------|------|------|
| VIN                | Input Voltage Range                   | 3.0  | 3.3  | 3.6  | V    |
| <b>V</b> out       | Output Voltage Range                  | 1.2  | 1.25 | 1.3  | V    |
| △Vn (p-p)          | 3.3V input voltage noise/ripple Range | -8   |      | 8    | %    |
| Fosc               | OSC frequency                         |      | 1.5  |      | MHz  |
| IP <sub>(LM)</sub> | P-channel current limiter             |      | 1    |      | Α    |

Strong recommend to have 10uF decoupling capacitor placed close to pin3 to filter the noise/ripple of 3.3V switching regulator input.



## 7. Timing Diagram



Figure 4: Power On Sequence

### **Power On Sequence Timing Specification**

| Symbols        | Parameter Parame | Min | Max | Unit | Remark |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|--------|
| t <sub>2</sub> | Power on 90% ready to PE_RST#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 100 |     | ms   |        |
| t <sub>3</sub> | PCI Express Reference stable Clock before PE_RST#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 100 |     | us   |        |



### 8. Package Information



Figure 5: Mechanical Specification - QFN 48L





- 1. asmedia: ASMedia Logo
- 2. ASM1061: Product Name
- 3. B: Version of ASMedia Logo
- 4. XXXXXXXXX: Serial No. Reserved for Vendor
- 5. YYWW: Date Code